Identificador persistente para citar o vincular este elemento: http://hdl.handle.net/10553/129980
Campo DC Valoridioma
dc.contributor.authorQuintana, Gabriel Santanaen_US
dc.contributor.authorCarballo, Pedro P.en_US
dc.contributor.authorBetancor Martín, Carlosen_US
dc.date.accessioned2024-04-26T09:22:47Z-
dc.date.available2024-04-26T09:22:47Z-
dc.date.issued2023en_US
dc.identifier.isbn9798350322972en_US
dc.identifier.urihttp://hdl.handle.net/10553/129980-
dc.description.abstractThis paper proposes a methodology to design a control system for SoC FPGA. The design flow is done with MATLAB/Simulink and Vivado Design Suite tools. This methodology consists of three key steps: Model-in-the-Loop (MIL), Software-in-the-Loop (SIL), and SoC-in-the-Loop (SCIL). An implementation of a Dynamic Photovoltaic Array Reconfiguration algorithm, together with a Maximum Power Point Tracker controller can validate the proposed design methodology. The controller will maximise the power output of a photovoltaic array under partial shading conditions. The designed control system is prototyped on the ZedBoard development board. The verification of the system implemented on the ZedBoard is carried out in conjunction with the system model in Simulink. The implemented system has a relatively low resource utilization and power consumption.en_US
dc.languageengen_US
dc.publisherIEEEen_US
dc.subject3307 Tecnología electrónicaen_US
dc.subject.otherDesign Methodologyen_US
dc.subject.otherDPVARen_US
dc.subject.otherFPGAen_US
dc.subject.otherMPPTen_US
dc.subject.otherSoCen_US
dc.titleControl System Design Methodology for SoC FPGAen_US
dc.typeConference Paperen_US
dc.relation.conference3rd International Conference on Electrical, Computer, Communications and Mechatronics Engineering (ICECCME 2023)en_US
dc.identifier.doi10.1109/ICECCME57830.2023.10252948en_US
dc.identifier.scopus2-s2.0-85173994326-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.contributor.orcid#NODATA#-
dc.investigacionIngeniería y Arquitecturaen_US
dc.type2Artículoen_US
dc.utils.revisionen_US
dc.date.coverdate09/2023en_US
dc.identifier.ulpgcen_US
dc.contributor.buulpgcBU-TELen_US
item.fulltextSin texto completo-
item.grantfulltextnone-
crisitem.event.eventsstartdate19-07-2023-
crisitem.event.eventsenddate21-07-2023-
crisitem.author.deptGIR IUMA: Sistemas de Información y Comunicaciones-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.deptGIR IUMA: Instrumentación avanzada-
crisitem.author.deptIU de Microelectrónica Aplicada-
crisitem.author.deptDepartamento de Ingeniería Electrónica y Automática-
crisitem.author.orcid0000-0001-7912-8768-
crisitem.author.orcid0000-0002-4349-4296-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.parentorgIU de Microelectrónica Aplicada-
crisitem.author.fullNamePérez Carballo, Pedro Francisco-
crisitem.author.fullNameBetancor Martín, Carlos Salvador-
Colección:Actas de congresos
Vista resumida

Google ScholarTM

Verifica

Altmetric


Comparte



Exporta metadatos



Los elementos en ULPGC accedaCRIS están protegidos por derechos de autor con todos los derechos reservados, a menos que se indique lo contrario.